Single-crystal silicon/silicon dioxide multilayer heterostructures based on nanomembrane transfer

Weina Peng, Michelle M. Roberts, Eric P. Nordberg, Frank S. Flack, Paula E. Colavita, Robert J. Hamers, Donald E. Savage, Max G. Lagally, and Mark A. Eriksson

Citation: Applied Physics Letters 90, 183107 (2007); doi: 10.1063/1.2734367
View online: http://dx.doi.org/10.1063/1.2734367
View Table of Contents: http://scitation.aip.org/content/aip/journal/apl/90/18?ver=pdfcov
Published by the AIP Publishing

Articles you may be interested in
Fabrication of transferrable, fully suspended silicon photonic crystal nanomembranes exhibiting vivid structural color and high-Q guided resonance

3D nanostructures by stacking pre-patterned fluid-supported single-crystal Si membranes
J. Vac. Sci. Technol. B 29, 06F401 (2011); 10.1116/1.3628672

Bendable high-frequency microwave switches formed with single-crystal silicon nanomembranes on plastic substrates
Appl. Phys. Lett. 95, 043109 (2009); 10.1063/1.3176407

Fano filters based on transferred silicon nanomembranes on plastic substrates
Appl. Phys. Lett. 93, 061106 (2008); 10.1063/1.2971199

Enhanced light emission in photonic crystal nanocavities with Erbium-doped silicon nanocrystals
Single-crystal silicon/silicon dioxide multilayer heterostructures based on nanomembrane transfer

Weina Peng, a Michelle M. Roberts, Eric P. Nordberg, Frank S. Flack, Paula E. Colavita, Robert J. Hamers, Donald E. Savage, Max G. Lagally, and Mark A. Eriksson

University of Wisconsin Madison, Madison, Wisconsin 53706

(Received 4 November 2006; accepted 2 April 2007; published online 1 May 2007)

A method to fabricate single-crystal Si/SiO2 multilayer heterostructures is presented. Heterostructures are fabricated by repeated transfer of single crystal silicon nanomembranes alternating with deposition of spin-on-glass. Nanomembrane transfer produces multilayers with low surface roughness and smooth interfaces. To demonstrate interface quality, the specular reflectivities of one-, two-, and three-membrane heterostructures are measured. Comparison of the measured reflectivity with theoretical calculations shows good agreement. Nanomembrane stacking allows for the preprocessing of individual membranes with a high thermal budget before the low thermal budget assembly of the stack, suggesting a new avenue for the three dimensional integration of integrated circuits. © 2007 American Institute of Physics. [DOI: 10.1063/1.2734367]

The concepts of epitaxial lift-off9 or nanomembrane transfer10,11 offer a simpler approach to the fabrication of single-crystal Si and amorphous-SiO2 multilayer heterostructures, one with potential advantages. The flexibility offered by nanoscale thin crystalline membranes enables robust bonding at low temperatures. Membranes with finished devices can be transferred and stacked without high temperature treatment and thus little degradation occurs during stacking. Low temperature processing is also important for applications such as flexible electronics, in which host substrates are not able to sustain annealing at high temperatures.12 Further, bonding to curved substrates is possible, something that is practically impossible for thick wafer bonding. The freedom to vary the membrane size also leads to the possibility of laterally localized heterostructures. Such local reconfiguration of substrates is already used in the fabrication of commercial field-effect transistors with local strain for improved mobility. The process described here enables such reconfiguration in the vertical direction as well. Importantly, low surface roughness is achieved for each added Si layer, in contrast to the dramatic increase in surface roughness that occurs when polycrystalline/amorphous-material heterostructures are fabricated by growth techniques.

The nanomembranes we use here are formed from SOI.13 Although single-layer SOI is a convenient starting point for membrane transfer, there are other options. Songmuang et al.14 have demonstrated the possibility to prepare by growth substrates with single-crystal Si on a sacrificial layer such as Ge. Recent work15,16 has shown that a series of etching steps can generate large quantities of Si nanoribbons from bulk Si, offering a low-cost method to obtain crystalline-Si membranes. In this work we pattern into SOI an array of square holes, for rapid underetching and release, using photolithography followed by SF6 reactive ion etching. Following patterning, the membranes are released by immersing the SOI chip in a solution of 10% HF. After the underlying oxide is removed, agitation of the solution causes the membrane to rise to the surface, at which point it can be transferred to de-ionized water for rinsing and removed by lifting it out of the water with the desired final substrate. After the water evaporates, the membrane adheres to the sub-
strate. Annealing at 500 °C enhances the bonding of the membrane to the substrate, enabling subsequent wet-processing steps.

We use spin on glass (SOG) to form a dielectric between the single-crystal Si membranes. Upon annealing at 900 °C, SOG forms silicates with a refractive index $n = 1.46$, comparable to silicon dioxide, and thus suitable for optical devices. For electronic applications, use of thermal oxidation would provide superior properties. By repeated membrane transfer and deposition of SOG, this stacking technique results in single-crystal semiconductor/amorphous-insulator heterostructures [Fig. 1(a)]. Additional fabrication details can be found in Ref. 17.

For many applications, both surface and interface roughness will affect device performance. For optical applications, increased roughness will decrease the reflectivity and increase scattering. To examine the surface and the membrane-substrate interface we use atomic force microscopy (AFM) and focused ion beam (FIB) plus scanning electron microscopy (SEM). The surface morphologies of the top Si layers from three different samples with different numbers of Si layers are shown in Fig. 2. The surface roughness remains small for all Si layers, in the range from 0.15 to 0.25 nm, comparable to that of prime SOI wafers. Variation in rms values are not correlated with the increasing numbers of layers, i.e., no overall increase in surface roughness with increasing numbers of Si layers is observed.

The fact that upper layers can be as smooth or smoother than lower layers emphasizes that membrane transfer can, in fact, act as a smoothing process, exactly opposite to the case of growth. Further, it is important to note that the surface of the substrate to which the membrane is transferred is usually rougher than the membrane itself. We find that the rms roughness of the SOG surface exceeds 1 nm. Thus, while the flexibility of the membranes enables them to “drape” over micron size particles, the stiffness of a 100 nm thick membrane acts to reduce short-range roughness. The decrease in roughness due to stiffness may indicate the presence of nano-voids at the underlying Si and SiO$_2$ interface. Even though such voids must be very small, they may affect the ultimate bonding strength and are a possible trade-off to the smoothing effects of membranes. Nonetheless, a major advantage of the approach of stacking Si membranes is to maintain low surface roughness as additional Si layers are added. In contrast, growth techniques increase roughness with more overlayers.\(^3\) Figure 2 shows the interface between a silicon membrane and the underlying oxide along a FIB cross section.

Figure 1(b) shows the rocking curve x-ray diffraction data for a three-layer single-crystal Si/SiO$_2$ multilayer heterostructure fabricated by nanomembrane transfer. The three broad peaks correspond to the three Si layers, while the sharp peak overlapping the middle broad peak is the substrate peak. From these x-ray data it is clear that the misalignment in $\omega$ of different layers from stacking is similar to the value for commercial SOI, of order 0.1°. Aligning to one of the three peaks corresponding to a membrane layer and performing a $\omega/2\omega$ scan produces a central peak with clear, symmetric fringes. The intensity oscillations on either side of the center peak are further evidence that both the surface and the interface with the substrate are sharp and flat. Such measurements provide a method to extract the thickness of each layer, 96 nm for the layer in question.

Photonic applications of Si/SiO$_2$ heterostructures are motivated by the high index contrast between the silicon index of refraction ($n=3.5$) and that of its thermal oxide ($n = 1.45$). One example is Si-based dielectric mirrors, offering high reflectivity and a broad bandwidth with omnidirectional properties. As a quality test of the fabrication method reported here, we measured the reflectivity of heterostructures fabricated by membrane transfer using Fourier transform infrared (FTIR) reflectometry. We took data on samples consisting of a Si substrate and one, two, and three Si membranes, with intervening SOG layers. We used a gold film as
This article is copyrighted as indicated in the article. Reuse of AIP content is subject to the terms at: http://scitation.aip.org/termsconditions.

FIG. 3. (Color online) Specular reflectivity of Bragg reflectors for s-polarized radiation and an incident angle of 35° from the normal. The detailed layer thicknesses are as follows: (a) 104 nm Si/225 nm SOG/Si substrate, (b) 108 nm Si/167 nm SOG/108 nm Si/166 nm SOG/108 nm Si/180 nm SOG/Si substrate. Calculations are performed using a matrix formulation. The green curves ignore the presence of holes in the membranes. The blue curves include the effect of holes. The holes decrease the reflectivity by ~2% for a single membrane. This effect decreases for heterostructures with more than one membrane and is less than 0.1% for three membranes.

of the total area. Simulations show that, as expected, the reflectivity is reduced by ~2% for the single-membrane sample. However, the effect decreases with the increasing numbers of membrane layers and is only 0.1% for three membranes. This reduction is due to the low likelihood of holes aligning between layers. Light incident on any given hole, e.g., in the top layer, is reflected by the combined effect of the remaining layers, when multiple membranes are present.

In summary, using a membrane transfer technique, we have fabricated single-crystal-Si/amorphous-SiO2 multilayer heterostructures with smooth surfaces and no increase in rms roughness with repeated transfer and stacking. The approach relies on bonding, but it is a very different type of bonding than wafer bonding of thick substrates. It is observed in our experiments that pillars about tens microns wide and hundreds of nanometers tall made on a supporting substrate lead to voids about two times wider than the perturbation when a nanomembrane is transferred, whereas they can create centimeter-size voids in wafer bonding. Further, it is a common modern microelectronics approach to engineer local regions on substrates, e.g., with strain for high-speed transistors. Membrane transfer offers the prospect of local, high-quality heterostructures integrated with regions of very different materials, including different strains, different numbers of layers, and even different crystalline orientations or compositions.

This work was supported by the National Science Foundation under Grant Nos. DMR-0079983, DMR-0094063, DMR-0325634, DMR-0520527, and DMR-0210806 and by AFOSR.

13The SOI used here is SiGe®™ fabricated by the NanoCleave™ process from Silicon Genesis Corporation, 51 Daggett Drive, San Jose, CA 95134.